A methodology for simulation of hybrid Single-electron/MOS transistor circuits



Título del documento: A methodology for simulation of hybrid Single-electron/MOS transistor circuits
Revista: Superficies y vacío
Base de datos: PERIÓDICA
Número de sistema: 000378114
ISSN: 1665-3521
Autors: 1
1
1
Institucions: 1Instituto Nacional de Astrofísica, Optica y Electrónica, Departamento de Electrónica, Tonantzintla, Puebla. México
Any:
Període: Jun
Volum: 26
Número: 2
Paginació: 42-49
País: México
Idioma: Inglés
Tipo de documento: Artículo
Enfoque: Experimental, aplicado
Resumen en inglés On one side, the steady downscaling that CMOS technology has experienced in the last four decades has brought it near its fundamental limits due to the appearance of quantum effects which were not previously taken into account. On the other side, — and even though the current problems involved in their fabrication, nanoelectronic devices such as the Single- Electron Transistors (SET) are devised as future basic cell in the development of electronic systems. It clearly results that in forthcoming years, mature nanometric CMOS devices will share scenario with single-electron devices and other nano-devices in a wide number of applications, yielding hybrid electronic systems. Therefore, it becomes imperative to develop design verification methods and tools specially suited for these hybrid systems. In this paper, we present a simulation methodology for the electrical simulation of hybrid SET/MOS IC designs. The methodology results in a piecewise linear representation of the static SET characteristic that can be easily combined with existing MOS models in a standard industry package for electrical simulation such a SPICE
Disciplines Ingeniería
Paraules clau: Ingeniería electrónica,
Transistores,
MOS,
Simulacion híbrida,
Modelación lineal determinista
Keyword: Engineering,
Electronic engineering,
Transistors,
MOS,
Hybrid simulation,
Piecewise linear modelling
Text complet: Texto completo (Ver HTML)